ECE 385

Fall 2021

Experiment # 9

# SOC with Advanced Encryption Standard in SystemVerilog

Xu Ke / Zhu Xiaohan

LA4/Thursday & 18:00-20:50 Huang Tianhao

## I. Introduction

In this experiment, we implement a 128-bit Advanced Encryption Standard (AES) using SystemVerilog as an Intellectual Property (IP) core. In the first part of this lab we will implement 128-bit AES encryption on the software IP core, and in the second part of this lab you will implement 128-bit AES decryption in SystemVerilog and design our own hardware IP core

## II. Written Description and Diagram of the AES encryptor/decryptor

# 1) Written description of the software encryptor

The NIOS-II core will perform as a platform for user interface and process the encryption function. It will receive users' input from the console. And print the encrypted result to the console and other information like the benchmark result. Additionally, it will also communicate with the hardware decryption core, and the result from it will also be sent to the NIOS-II core and printed at the console. For the software part of this lab, we write a AES encryption algorithm in the NIOS-II core. It basically has five different functions. The function flow is shown below:



Firstly, it will perform KeyExpansion function. It will expand the round key based on the previous key values. These keys will be used in the AddRoundKey functions in each round of the program. The AddRoundKey is used to update the current state by XOR a 4-word key matrix generated by the key expansion function. In the SubBytes function, we have a S-Box storing 256 Bytes array. Each value in the state matrix will be substituted by the value in this S-Box based on the value of itself. The ShiftRows function will update the state by cyclically shifting with a certain offset. MixColumns function will perform a revised dot product by a fixed polynomial matrix c(x). Each column will be perform multiplication over  $GF(2^8)$ .

## 2) Written description of the hardware decryptor

The process of decryption is similar to the encryption. The diagram of the AES decryption algorithm is shown below:



It has five functions: KeyExpansion, AddRoundKey, InvShiftRows, InvSubBytes, InvMixColumns. The KeyExpansion and AddRoundKey function is the same as the encryption algorithm. For InvShiftRows, it has the similar process as ShiftRow algorithm, the only difference is that it shifts rightwards. The InvSubBytes function is also similar as the SubBytes function in the encryption process, the difference is that it will use a different S-Box for substitution. The InvMixColumns is also similar to the MixColumns function in encryption process, the difference is that it will be multiplied with a different polynomial matrix c(x). And from the algorithm flow figure above, we can also see that the order of functions is also different to the encryption process. For the hardware performance, we use a

state machine to control the process of decryption. Each function is a circuit module used in the IP core, and it will be controlled through the state machine by the control signals input to them.

```
InvAES(byte in[4*Nb], byte out[4*Nb], word w[Nb*(Nr+1)])
begin
      byte state[4,Nb]
      state = in
      AddRoundKey (state, w[Nr*Nb, (Nr+1)*Nb-1])
      for round = Nr-1 step -1 downto 1
          InvShiftRows (state)
          InvSubBytes (state)
          AddRoundKey (state, w[round*Nb, (round+1)*Nb-1])
          InvMixColumns (state)
      end for
      InvShiftRows (state)
      InvSubBytes (state)
      AddRoundKey (state, w[0, Nb-1])
      out = state
end
```

## 3) Written description of the hardware/software interface

This module serves as the interface between the decryption IP core and the software encryption function. In this module, we have sixteen 32-bit registers to store the values for AES keys, encryption message and decryption message. All these register files will be connected to the Avalon-MM port to the NIOS-core to communicate with the program. And from the other side, these register files will also be connected to the AES module, which is the decryption core to communicate with it.

## 4) Block Diagram





# 5) State Diagram of AES Decryptor Controller



The states from left to right are WAIT, KEY\_EXPANSION, LOOP\_INVMIXCOL4, INVSHIFTROW, LOOP\_INVSHIFTROW, LOOP\_INVSUB, INVSUB, ADDK, INITIAL\_ROUND, LOOP\_ADDK, LOOP\_INVMIXCOL1, LOOP\_INVMIXCOL2, LOOP\_INVMIXCOL3, DONE. The states between WAIT and DONE are used to control the decryption process. INITIAL\_ROUND is for the first addroundkey.

LOOP\_INVSHIFTROW, LOOP\_INVSUB, LOOP\_ADDK, LOOP\_INVMIXCOL1, LOOP\_INVMIXCOL2, LOOP\_INVMIXCOL3, LOOP\_INVMIXCOL4 are used for the 9 loops in the decryption round part. INVSHIFTROW, INVSUB, ADDK are used for the last round.

## 6) Module Descriptions

```
imodule lab9_top (
          input
                                                           CLOCK_50,
         input logic
output logic
                                                           KEY,
LEDG,
                            logic
                                           [7:0]
[17:0]
[6:0]
         output logic
output logic
output logic
                                                           LEDR,
                                                           HEXO,
                                                           HEX1,
         output logic
output logic
output logic
                                                           HEX3.
                                                           HEX4,
         output logic
output logic
output logic
                                                           HEX5,
                                                           HEX6,
         output logic [6:0] HEXO,
output logic [6:0] HEX7,
output logic [12:0] DRAM_ADDR,
output logic [1:0] DRAM_BA,
output logic DRAM_CAS_N,
                                                           DRAM_CKE,
DRAM_CS_N,
          output logic
        nout logic [31:0] DRAM_DQ, output logic [3:0] DRAM_DQ DRAM_DQM DRAM_DQM DRAM_DQM DRAM_RAS.
                                                          DRAM_DQM,
DRAM_RAS_N,
                                                           DRAM_WE_N,
         output logic
  ):
  // Exported data to show on Hex displays
logic [31:0] AES_EXPORT_DATA;
// Instantiation of Qsys design
llab9_soc lab9_qsystem (
    clk_clk(CLOCK_50),
    .reset_reset_n(KEY[0]),
    .aes_export_new_signal(AES_EXPORT_DATA),
    .sdram_wire_ba(DRAM_ADDR),
    .sdram_wire_ba(DRAM_BA),
    .sdram_wire_cs_n(DRAM_CAS_N),
    .sdram_wire_cke(DRAM_CKE),
    .sdram_wire_cs_n(DRAM_CS_N),
    .sdram_wire_dq(DRAM_CO),
    .sdram_wire_dg(DRAM_DO),
    .sdram_wire_dg(DRAM_DO),
                                                                                                               // Clock input
// Reset key
                                                                                                               // Reset key
// Exported data
                                                                                                               // sdram_wire.addr
// sdram_wire.ba
// sdram_wire.cas_
                                                                                                                    sdram_wire.cas_n
sdram_wire.cke
                                                                                                                    sdram.cs_n
sdram.dq
        .sdram_wire_uq(DRAM_DQ),
.sdram_wire_dqm(DRAM_DQM),
.sdram_wire_ras_n(DRAM_RAS_N),
.sdram_wire_we_n(DRAM_WE_N),
.sdram_clk_clk(DRAM_CLK)
                                                                                                                    sdram.dqm
                                                                                                              // sdram.ras_n
// sdram.we_n
// Clock out to SDRAM
// Display the first 4 and the last 4 hex values of the received message
hexdriver hexdrv0 (
    .In(AES_EXPORT_DATA[3:0]),
          .Out(HEXO)
hexdriver hexdrv1 (
.In(AES_EXPORT_DATA[7:4]),
.Out(HEX1)
hexdriver hexdrv2 (
.In(AES_EXPORT_DATA[11:8]),
         .Out(HEX2)
hexdriver hexdrv3 (
.In(AES_EXPORT_DATA[15:12]),
         .Out(HEX3)
 ):
 hexdriver hexdrv4 (
.In(AES_EXPORT_DATA[19:16]),
.Out(HEX4)
 hexdriver hexdrv5 (
.In(AES_EXPORT_DATA[23:20]),
.Out(HEX5)
 hexdriver hexdrv6 (
.In(AES_EXPORT_DATA[27:24]),
.Out(HEX6)
 hexdriver hexdrv7 (
.In(AES_EXPORT_DATA[31:28]),
.Out(HEX7)
  endmodule
```

Module: lab9 top.sv

Inputs: CLOCK\_50, [1:0] KEY

Outputs: DRAM\_CAS\_N, DRAM\_CKE, DRAM\_CS\_N, DRAM\_RAS\_N, DRAM\_WE\_N, DRAM\_CLK, [7:0] LEDG, [17:0] LEDR, [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7, Market and DRAM and

HEX7, [12:0] DRAM ADDR, [1:0] DRAM BA, [3:0] DRAM DQM

Inout: [31:0] DRAM\_DQ

Description: This is the top-level file, which instantiates lab9\_soc from the qsys files, provides data and displays values through hex drivers.

Purpose: Give the top-level structure of the system.

```
module SubBytes (
   input logic clk,
   input logic [7:0] in,
   output logic [7:0] out
                                                                                           This module will be synthesized into a RAM vays_ff @ (negedge clk) case (in)
                                                                                                                                                                                                                                                                                          out <=
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OUT <=
OU
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       Out <= 8
Out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                out
```

Module: SubBytes Inputs: clk, [7:0] in Output: [7:0] out

Description: This module takes a byte as the state and lookup in the table stored in it and give an encrypted byte of the corresponding state.

Purpose: It serves as the SubBytes function in the encryption process and would serve the decryption process if it was implemented within the hardware.

```
module InvSubBytes (
input logic clk,
input logic [7:0] in,
output logic [7:0] out
                                                                                                                       This module will be synthesized into a RAM ways_ff @ (negedge clk) case (in)
                                                                                                                                                                                                                                                                                                                                                                                   out
out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       out
out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     <=
<=
<=
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    out
out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         out
out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  out <=
ou
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             out <=
ou
                                                                                                                                                                                                                                                                                                                                                                            out
out
out
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    out
out
out
```

Module: InvSubBytes Inputs: clk, [7:0] in Output: [7:0] out

Description: This module takes a byte as the state and lookup in the table stored in it and give a

decrypted byte of the corresponding state.

Purpose: It serves as the InvSubBytes function in the decryption process.

Module: KeyExpansion Inputs: clk, [127:0] Cipherkey

Output: [1407:0] KeySchedule

Description: This module instantiates the KeyExpansionOne module for 10 times and generate a keyschedule for the decryption process.

Purpose: This module serves as the KeyExpansion function in the decryption process to provide a key schedule for the decryption.

```
module KeyExpansionOne (
    input logic clk,
    input logic [127:0] oldkey,
    output logic [127:0] newkey,
    input logic [127:0] newkey,
    input logic [7:0] Rcon
);

// Obtain words from previous key
logic [31:0] wp0, wp1, wp2, wp3;
logic [7:0] wp03, wp13, wp23, wp33;
logic [31:0] subword;
assign {wp0, wp1, wp2, wp3} = oldkey;
assign {wp0, wp1, wp2, wp3} = oldkey;
assign {wp03, wp13, wp23, wp33} = wp3;

// Obtain SubWord using SubBytes. Notice that RotWord is implemented using rotated input SubBytes subbytes_0(.*, .in(wp13), .out(subword[31:24]));
SubBytes subbytes_1(.*, .in(wp23), .out(subword[31:24]));
SubBytes subbytes_2(.*, .in(wp33), .out(subword[7:0]));
SubBytes subbytes_3(.*, .in(wp03), .out(subword[7:0]));
logic [31:0] w0, w1, w2, w3;
assign w0 = wp0 ^ { subword[31:24] ^ Rcon, subword[23:0]};
assign w1 = wp1 ^ w0;
assign w2 = wp2 ^ w1;
assign w2 = wp2 ^ w1;
assign newkey = {w0, w1, w2, w3};
endmodule
```

Module: KeyExpansionOne

Inputs: clk, [127:0] oldkey, [7:0] Rcon

Output: [127:0] newkey

Description: It takes Rcon and a given bar of key, by XOR operation, it generates a bar of

keyschedule.

Purpose: It's the component of KeyExpansion to calculate a unit bar of keyschedule.

```
module InvShiftRows (input logic [127:0] data_in, output logic [127:0] data_out);
  logic [0:127] in;
logic [0:127] out;
  assign in = data_in;
  assign data_out = out;
  logic [7:0] a0 [0:3];
logic [7:0] a1 [0:3];
logic [7:0] a2 [0:3];
logic [7:0] a3 [0:3];
 assign a0[0] = in[0:7];
assign a1[0] = in[8:15];
assign a2[0] = in[16:23];
assign a3[0] = in[24:31];
 assign a0[1] = in[32:39];
assign a1[1] = in[40:47];
assign a2[1] = in[48:55];
assign a3[1] = in[56:63];
 assign a0[2] = in[64:71];
assign a1[2] = in[72:79];
assign a2[2] = in[80:87];
assign a3[2] = in[88:95];
 assign a0[3] = in[96:103];
assign a1[3] = in[104:111];
assign a2[3] = in[112:119];
assign a3[3] = in[120:127];
 assign out[0:7] = a0[0];
assign out[8:15] = a1[3];
assign out[16:23] = a2[2];
assign out[24:31] = a3[1];
assign out[32:39] = a0[1];
assign out[40:47] = a1[0];
assign out[48:55] = a2[3];
assign out[56:63] = a3[2];
assign out[64:71] = a0[2];
assign out[72:79] = a1[1];
assign out[80:87] = a2[0];
assign out[88:95] = a3[3];
assign out[96:103] = a0[3];
assign out[104:111] = a1[2];
assign out[112:119] = a2[1];
assign out[120:127] = a3[0];
endmodule
```

Module: InvShiftRows.sv Input: [127:0] data\_in Output: [127:0] data\_out

Description: Consider the input data as a 4 by 4 matrix, it shifts rightwards each row. Specifically, row n is right-circularly shifted by n -1 Bytes.

Purpose: This module serves as the InvShiftRows function in the decryption process to shift rows of the aimed matrix.

```
imodule InvMixColumns (
    input logic [31:0] in,
    output logic [31:0] out
);

// Declaration of the individual Bytes in Word
logic [7:0] a0, a1, a2, a3;
// Declaration of the finite field multiplication results
logic [7:0] b00, b01, b02, b03,
    b10, b11, b12, b13,
    b20, b21, b22, b23,
    b30, b31, b32, b33;

// Decompose the Word into 4 Bytes
assign {a0, a1, a2, a3} = in;

// Finite field multiplications with {09}
GF_Mul_9 gfmul9_0(a3, b03);
GF_Mul_9 gfmul9_2(a1, b21);
GF_Mul_9 gfmul9_2(a1, b21);
GF_Mul_9 gfmul9_3(a2, b32);

// Finite field multiplications with {0b}
GF_Mul_b gfmulb_0(a1, b01);
GF_Mul_b gfmulb_1(a2, b12);
GF_Mul_b gfmulb_2(a3, b23);
GF_Mul_b gfmulb_2(a3, b23);
GF_Mul_d gfmuld_0(a2, b02);
GF_Mul_d gfmuld_0(a2, b02);
GF_Mul_d gfmuld_1(a3, b13);
GF_Mul_d gfmuld_2(a0, b20);
GF_Mul_d gfmuld_3(a1, b31);

// Finite field multiplications with {0e}
GF_Mul_e gfmule_1(a1, b11);
GF_Mul_e gfmule_2(a2, b22);
GF_Mul_e gfmule_2(a2, b22);
GF_Mul_e gfmule_3(a3, b33);

// Assign output by XORing the above results
assign out[31:24] = b00Ab01Ab02Ab03;
assign out[31:24] = b00Ab01Ab02Ab03;
assign out[51:8] = b20Ab21Ab22Ab23;
assign out[7:0] = b30Ab31Ab32Ab33;
endmodule
```

Module: InvMixColumns.sv

Input: [31:0] in Output: [31:0] out

Description: It takes a 32-bit word to perform the inverse MixColumns process in the decryption

process.

Purpose: This module serves as the InvMixColumns function in the decryption process.

```
module hexdriver (
         input logic [3:0] In, output logic [6:0] Out
always_comb begin
                                                   (In)
: Out = 7'b1000000; //
: Out = 7'b1111001; //
: Out = 7'b0110100; //
: Out = 7'b0110000; //
: Out = 7'b0110000; //
: Out = 7'b0011001; //
: Out = 7'b0010010; //
: Out = 7'b0000000; //
: Out = 7'b1111000; //
: Out = 7'b0010000; //
: Out = 7'b0001000; //
: Out = 7'b0001000; //
: Out = 7'b000011; //
: Out = 7'b000011; //
: Out = 7'b0000110; //
: Out = 7'b000110; //
: Out = 7'b000110; //
: Out = 7'bX;
         unique case (In)
4'b0000 : 0
4'b0001 : 0
                   4'b0010
4'b0011
                   4'b0100
                   4'b0110
4'b0111
                   4'b1000
                   4'b1001
                   4'b1010
                   4'b1011
                    4'b1100
                   4'b1101
                   4'b1110
                    default
          endcase
end
endmodule
```

Module: hexdriver.sv

Input: [3:0] In

Output: [6:0] Out

Description: It maps the inputs to the seven-segment display module.

Purpose: It serves to display the aimed encryption and decryption information on FPGA.

```
module avalon_aes_interface (
      // Avalon Clock Input
      input logic CLK,
      // Avalon Reset Input
input logic RESET,
      // Avalon-MM Slave Signals
                    logic AVL_READ,
      input
                                                                                 // Avalon-MM Read
                                                                                // Avalon-MM Write
// Avalon-MM Chip Select
// Avalon-MM Byte Enable
                    logic AVL_WRITE,
      input
     input logic AVL_CS,
input logic [3:0] AVL_BYTE_EN,
input logic [3:0] AVL_ADDR,
input logic [31:0] AVL_WRITEDATA,
output logic [31:0] AVL_READDATA,
                                                                                // Avalon-MM Address
// Avalon-MM Write Data
// Avalon-MM Read Data
      // Exported Conduit
output logic [31:0] EXPORT_DATA
                                                                                // Exported Conduit Signal to LEDs
);
      logic [15:0][31:0] regfile;
     logic [3:0][31:0] MSG_DEC;
logic Done;
logic [127:0]next_state_out;
      integer i;
      always_ff @ (posedge CLK)
      begin
            if(RESET)
            begin
                  for(i=0; i<16; i=i+1)
                  begin
                        regfile[i]<=32'b0;</pre>
                  end
            end
          else if(AVL_WRITE && AVL_CS)
          begin
               case(AVL_BYTE_EN)
                    GE(AVL_BYTE_EN)
4'b1111: regfile[AVL_ADDR] <= AVL_WRITEDATA;
4'b1100: regfile[AVL_ADDR][31:16] <= AVL_WRITEDATA[31:16];
4'b0011: regfile[AVL_ADDR][15:0] <= AVL_WRITEDATA[15:0];
4'b1000: regfile[AVL_ADDR][31:24] <= AVL_WRITEDATA[31:24];
4'b0100: regfile[AVL_ADDR][23:16] <= AVL_WRITEDATA[23:16];
4'b0010: regfile[AVL_ADDR][15:8] <= AVL_WRITEDATA[15:8];
4'b0001: regfile[AVL_ADDR][7:0] <= AVL_WRITEDATA[7:0];
6'case
               endcase
          end
          else if(AVL_CS && regfile[15][0])
          begin
               regfile[15][0] = Done;
regfile[11:8] = MSG_DEC;
          else if(Done && AVL_CS)
          begin
              regfile[<mark>11:8</mark>] <= MSG_DEC;
regfile[<mark>15</mark>][0] <= Done;
          else if(~Done && AVL_CS)
         regfile[11:8] <= next_state_out; end
    end
```

```
always_comb
begin
   EXPORT_DATA = {regfile[3][31:16], regfile[0][15:0]};

if(AVL_READ)
        AVL_READDATA = regfile[AVL_ADDR];
else
        AVL_READDATA = 32'b0;
end

AES aes(
   .CLK(CLK),
   .RESET(RESET),
   .AES_START(regfile[14][0]),
   .AES_DONE(Done),
   .AES_KEY(regfile[3:0]),
   .AES_MSG_ENC(regfile[7:4]),
   .AES_MSG_DEC(MSG_DEC),
   .next_state_out(next_state_out));
```

#### endmodule

Module: avalon aes interface.sv

Inputs: CLK, RESET, AVL\_READ, AVL\_WRITE, AVL\_CS, [3:0] AVL\_BYTE\_EN, AVL\_ADDR, [31:0] AVL\_WRITEDATA

Outputs: [31:0] AVL READDATA, EXPORT DATA

Description: This module contains the register files, logic for register R/W in the bank. It serves as the interface of hardware and the SystemVerilog program and the instantiation of AES.sv.

Purpose: It serves as the primary access of SystemVerilog and the interface with AES Decryption Core in qsys, organizes the data for each hardware, software and SystemVerilog.

```
imodule AES (
                                                                                                                                                            } AES_STATE, AES_NEXT_STATE;
        input logic CLK,
input logic RESET,
input logic RESET,
input logic AES_DONE,
input logic [127:0] AE:
input logic [127:0] AE:
utput logic [127:0] AE:
                                                                                                                                                            logic [3:0] loop_counter,loop_counter_next;
                                                           E,
AES_KEY,
AES_MSG_ENC,
AES_MSG_DEC,
                                                                                                                                                            assign next state out = next state:
                                                                                                                                                           always_ff @(posedge CLK)
begin
if (RESET) begin
AES_STATE <= WAIT;
loop_counter <=4'b0;
state <= 128'b0;
        output logic [127:0] AES_MSG_DEC,
output logic [127:0] next_state_out
        logic [1407:0] KeySchedule;
logic [127:0] state;
logic [127:0] next_state;
        logic [127:0] key;
logic [127:0] key;
logic [127:0] addroundkey_ou
logic [127:0] invshiftrows_o
logic [31:0] mixcolumns_in;
logic [31:0] mixcolumns_out;
logic [127:0] Sub_Out;
                                      | key;
| addroundkey_out;
| invshiftrows_out;
| mixcolumns_in;
                                                                                                                                                                   else begin
                                                                                                                                                                           state <= next_state;
AES_STATE <= AES_NEXT_STATE;
loop_counter = loop_counter_next;
                                                                                                                                                                   end
       enum logic [4:0]{
WAIT,
DONE,
KEY_EXPANSION,
INITIAL_ROUND,
                                                                                                                                                            end
                                                                                                                                                           //Transition Relations always_comb begin
              LOOP_INVSUB,
LOOP_INVSHIFTROW,
LOOP_INVMIXCOL1,
LOOP_INVMIXCOL2,
LOOP_INVMIXCOL3,
LOOP_INVMIXCOL4,
LOOP_ADDRK,
                                                                                                                                                                   AES_NEXT_STATE = AES_STATE;
loop_counter_next = loop_counter;
                                                                                                                                                                   unique case(AES_STATE)
                                                                                                                                                                   wAIT:
begin
if(AES_START == 1'b1)
                                                                                                                                                                          begin
AES_NEXT_STATE = KEY_EXPANSION;
loop_counter_next = 4'b0;
               INVSUB, INVSHIFTROW.
               ADDRK
```

```
beain
            else
                                                                                                                                                               loop_counter_next = loop_counter + 4'b1;
AES_NEXT_STATE = LOOP_INVSHIFTROW;
                    AES_NEXT_STATE = WAIT;
   end
                                                                                                                                             end
   KEY EXPANSION:
  begin
loop_counter_next = 4'b0;
                                                                                                                                             TNVSHTETROW:
                                                                                                                                                      AES_NEXT_STATE = INVSUB;
            AES_NEXT_STATE = INITIAL_ROUND;
                                                                                                                                              TNVSUB:
                                                                                                                                             AES_NEXT_STATE = ADDRK;
ADDRK:
   end
   INITIAL_ROUND:
                                                                                                                                                      AES_NEXT_STATE = DONE;
            AES_NEXT_STATE = LOOP_INVSHIFTROW;
//AES_NEXT_STATE = DONE;
                                                                                                                                             DONE:
                                                                                                                                            begin
if(AES_START == 0)
AES_NEXT_STATE = WAIT;
  LOOP_INVSHIFTROW:
            AES_NEXT_STATE = LOOP_INVSUB;
   LOOP_INVSUB:
                                                                                                                                                               AES_NEXT_STATE = DONE;
            AES_NEXT_STATE = LOOP_ADDRK;
                                                                                                                                             end
  LOOP_ADDRK:
                                                                                                                                              default:
            AES_NEXT_STATE = LOOP_INVMIXCOL1;
                                                                                                                                                      AES_NEXT_STATE = WAIT;
   LOOP_INVMIXCOL1:
                                                                                                                                   endcase
end
            AES_NEXT_STATE = LOOP_INVMIXCOL2;
   LOOP_INVMIXCOL2:
            AES_NEXT_STATE = LOOP_INVMIXCOL3;
                                                                                                                                     //State Contents
                                                                                                                                    always_comb
begin
   LOOP_INVMIXCOL3:
            AES_NEXT_STATE = LOOP_INVMIXCOL4;
                                                                                                                                             next_state = state;
AES_DONE = 1'b0;
   LOOP_INVMIXCOL4:
  begin
  if(loop_counter == 4'd8)
                                                                                                                                            AES_MSG_DEC = 128'b0;
AES_MSG_DEC = state;
                    AES_NEXT_STATE = INVSHIFTROW;
            else
mixcolumns_in = 32'b0;
key = 128'b0;
                                                                                                                                                        AES_DONE = 0;
                                                                                                                                               end
                                                                                                                                       LOOP_INVMIXCOL1:
unique case (AES_STATE)
                                                                                                                                               begin
  mixcolumns_in = state[31:0];
  next_state[31:0] = mixcolumns_out;
  AES_DONE = 0;
               begin
                        AES_DONE = 0;
                 end
                                                                                                                                       LOOP_INVMIXCOL2:
        DONE:
                                                                                                                                               begin
  mixcolumns_in = state[63:32];
  next_state[63:32] = mixcolumns_out;
  AES_DONE = 0;
                begin
                        AES_MSG_DEC = addroundkey_out;
AES_DONE = 1'b1;
                 end
        KEY_EXPANSION:
                                                                                                                                       LOOP_INVMIXCOL3:
                begin
  next_state = AES_MSG_ENC;
  AES_DONE = 1'b0;
                                                                                                                                               begin
  mixcolumns_in = state[95:64];
  next_state[95:64] = mixcolumns_out;
  AES_DONE = 0;
        INITIAL ROUND:
               hegin key = KeySchedule[127:0];
next_state = addroundkey_out;
AES_DONE = 1'b0;
end
                                                                                                                                       LOOP INVMIXCOL4:
                                                                                                                                               JP_INVMLXCUL4.
begin
    mixcolumns_in = state[127:96];
    next_state[127:96] = mixcolumns_out;
    AES_DONE = 0;
        LOOP_INVSUB:
                 begin

next_state = Sub_Out;

AES_DONE = 0;
                                                                                                                                       LOOP_ADDRK:
                                                                                                                                                begin
                                                                                                                                                       gin
case (loop_counter)
4'd0:key = KeySchedule[255:128
4'd1:key = KeySchedule[383:256
4'd2:key = KeySchedule[511:384
4'd3:key = KeySchedule[639:512
                end
        LOOP_INVSHIFTROW:
                begin
  next_state = invshiftrows_out;
                                           // Key Expansion \\ Key Expansion key expansion (.clk(CLK), .Cipherkey (AES_KEY), .Key Schedule (Key Schedule)); \\
                                           // AddRoundKey
AddRoundKey addroundkey(.state(state), .roundKey(key), .out(addroundkey_out));
                                           //InvShiftRows
InvShiftRows invshiftrows(.data_in(state), .data_out(invshiftrows_out));
                                           // InvMixColumns
InvMixColumns invmixcolumns(.in(mixcolumns_in),.out(mixcolumns_out));
                                          InvMixColumns invmixcolumns(.in(mixcolumns.in//InvSubBytes sub0(.clk(CLK), .in(state[7:0]), InvSubBytes sub1(.clk(CLK), .in(state[15:8]), InvSubBytes sub1(.clk(CLK), .in(state[23:16]], InvSubBytes sub2(.clk(CLK), .in(state[23:16]], InvSubBytes sub3(.clk(CLK), .in(state[33:24]], InvSubBytes sub3(.clk(CLK), .in(state[33:24]], InvSubBytes sub6(.clk(CLK), .in(state[47:40]], InvSubBytes sub6(.clk(CLK), .in(state[53:6]], InvSubBytes sub6(.clk(CLK), .in(state[63:6]], InvSubBytes sub6(.clk(CLK), .in(state[71:64], InvSubBytes sub10(.clk(CLK), .in(state[79:72], InvSubBytes sub10(.clk(CLK), .in(state[47:88], InvSubBytes sub10(.clk(CLK), .in(state[47:88], InvSubBytes sub10(.clk(CLK), .in(state[103:9], InvSubBytes sub12(.clk(CLK), .in(state[111:1], InvSubBytes sub14(.clk(CLK), .in(state[111:1], InvSubBytes sub15(.clk(CLK), .in(state[111:1], InvSubBytes sub15(.clk(CLK), .in(state[112:1], InvSubBytes sub15(.clk(CLK), .in(state[112:1], InvSubBytes sub15(.clk(CLK), .in(state[112:1], InvSubBytes sub15(.clk(CLK), .in(state[127:1], InvSubBytes sub15(.clk(CLK), .i
                                                                                                                                       ]), out(sub_out[7:0]));
8]), out(sub_out[15:8]);
6]), out(sub_out[13:8]);
24]), out(sub_out[33:16]
24]), out(sub_out[39:32]
40]), out(sub_out[47:40]
43]), out(sub_out[47:40]
48]), out(sub_out[63:56]
48]), out(sub_out[79:48]
64]), out(sub_out[71:64]
72]), out(sub_out[71:64]
72]), out(sub_out[71:64]
72]), out(sub_out[71:64]
72]), out(sub_out[19:8]
72]), out(sub_out[10:11]
72]), out(sub_out[11:11]
72]), out(sub_out[12]
73]
                                    endmodule
```

Module: AES.sv

Inputs: CLK, RESET, AES\_START, [127:0] AES\_KEY, AES\_MSG\_ENC Outputs: AES DONE, [127:0] AES MSG DEC, [127:0] next state out

Description: It takes the information to execute the decryption process, taking the key and encrypted message and run the decryption algorithm. After execution, it outputs the done signal and decrypted message.

Purpose: It's the main decryption process module.

```
module AddRoundKey (
    input logic [127:0] state,
    input logic [127:0] roundKey,
    output logic [127:0] out
);
    always_comb
    begin
        out = state ^ roundKey;
    end
endmodule
```

Module: AddRoundKey.sv Input: [127:0] state, roundKey

Output: [127:0] out

Description: It XORs the state bytes and the RoundKey together

Purpose: This module serves as the AddRoundKey function in the decryption process.

**QSYS** Modules:



Module: CLK

This is the clock source module that will generate clock signals used in all of other modules

Module: nios2 gen2 0

This is the NIOS-II processor serving as the central controller with the interface with other IO and modules and process the C codes we write.

Module: onchip\_memory2\_0

This is the on-chip memory module that can be used for storing data. In this lab, we mostly use it to hold the address of our modules.

Module: sdram

This module will allow us to access SDRAM on FPGA.

Module: sdram pll

This module will generate the phase shift of the clock, so that it can provide a precise clock signal for the SDRAM to read and write data.

Module: sysid qsys 0

This module is the system ID checker used for ensuring the compatibility between the hardware and software.

Module: jtag qsys 0

This allows for terminal access for use in software debugging.

Module: AES

This is the AES core to execute the decryption process.

Module: TIMER

This acts as a clock synchronizer for the software w.r.t hardware components.

# III. Annotated Simulation of the AES decryptor

## 1) Code of testbench.sv



# 2) Result of testbench

The figure shown above is the testbench result of AES module. AES\_KEY signal is the key for decryption, which is 00010203040506070809a0b0c0d0e0f, AES\_MSG\_ENC is the input of the AES module, which is the encrypted result from the software encryption, which is daec3055df058e1c39e814ea76f6747e. And AES\_MSG\_DEC is the decode result from AES module, after decryption, the result is ece298dcece298dcece298dcece298dc, which is the same as the input message to the encryption function. AES\_STATE is the inner decryption state for AES module. We annotate the start and end point in the figure.

# **IV. Post-Lab Questions**

# 1) Design Resources and Statistics Table

| LUT           | 5913      |
|---------------|-----------|
| DSP           | 0         |
| Memory(BRAM)  | 126080    |
| Flip-Flop     | 2873      |
| Frequency     | 143.2 MHz |
| Static Power  | 103.91 mW |
| Dynamic Power | 1.02 mW   |
| Total Power   | 183.17 mW |

## 2) Answers to the post-lab questions

(a) We expect hardware-based decryption to be faster than software encryption. Our benchmark results, shown below, which are in line with our expectations.

```
Software Encryption Speed: 0.499875 KB/s
Hardware Encryption Speed: 200.000000 KE/s
```

(b) Because we are only allowed to use one InvMixColumns module in this lab. In this case, we need four cycles to complete an InvMixColumns operation because it only processes one column at a time. Therefore, we can extend this module to handle the entire matrix. Specifically, the submodule here can process a column so that the entire module can process the entire matrix in parallel. In this case, it only takes one cycle to complete the InvMixColumn operation and saves a lot of time. In addition, the InvSubBytes module and the AddRoundKey module can be combined into one module. Since InvSubBytes is a substitution operation for each element in the matrix, and AddRoundKey will xor a specific value to the position of the matrix element based on its position, we can combine the two into one : out[i] <= sub\_value[i] ^ roundkey[i]. In this case, the InvSubBytes and AddRoundKey operations require only one state. It will save a lot of time.

## V. Conclusion

Our design succeeded in creating a state machine that handled decryption, wrote it to the register file and displayed the first and last two bytes on the hex displays. We were able to display the correct encrypted and decrypted message in the NIOS terminal and got expected benchmark values. We were not, however, able to run consecutive decryptions correctly. We suspect this to be an error in changing one of the values needed to run the steps correctly. We would need to run the code in simulation and confirm that the initial values are correct, then check keyExpansion to make sure that we are not altering the con table when expanding keys.

A note explaining how to convert the char arrays to the plaintext and vice versa would have been helpful, as well as converting the con array to a format we could use would have been helpful. We figured out that we needed to right shift 24 bits in keyExpansion but it took us a fair amount of time to figure out. Other than that, nothing was horribly unclear. The intermediate steps in the given .txt file was incredibly helpful and helped us get our demo points. One for the other test case could be helpful.